# EE-309 - Microprocessors Course Project

# IITB-RISC Pipelined Implementation

Prakhar Bansal : 200070056
Pulkit Adil : 200070062
Sahil Garg : 200070070
Samarth Agarwal : 200070072

## **IITB RISC PIPELINE**

### **Stages**

- 1. Instruction Fetch
- 2. Instruction Decode
- 3. Register Read
- 4. Execute
- 5. Memory Read/ Write
- 6. Write Back

### Components used in different stages along with their functions

#### 1. Instruction Fetch

- Code Memory- It stores all the instructions. The instructions are fetched from here by program counter.
- PC- It stores the address of instruction stored in code memory
- PC\_Inc- It is used to increment the value of Program Counter by 1

#### 2. Instruction Decode

- **SE** Sign Extender used to convert 6 bit or 9 bit numbers to 16 bit.
- SE\_ALU Used to add sign extended value from sign extender to program counter
- **LS** Used to left shift a 9 bit number to make it a 16 bit number by padding 7 zeroes to the right.

#### 3. Register Read

• **Register File**- It contains 8 special function registers (R0-R7)

#### 4. Execute

- **ALU** Arithmetic Logical Unit handles all the logical instructions (ADD and NAND).
- EQ Used to check equality in the BEQ instruction and give the final 16-bit output.
- 1S Used to left shift a 16 bit number by padding 1 zero to the right

#### 5. Memory Read/Write

• Data Memory - Instruction read and write data from this memory block

#### 6. Write Back

• No additional hardware component used. A MUX is used to find the final output.

## Flow of instructions through various stages

1. ADD

$$IF \rightarrow ID \rightarrow RR \rightarrow EX \rightarrow WB$$

2. ADC

$$\mathsf{IF} \to \mathsf{ID} \to \mathsf{RR} \to \mathsf{EX} \to \mathsf{WB}$$

3. ADZ

$$\mathsf{IF} \to \mathsf{ID} \to \mathsf{RR} \to \mathsf{EX} \to \mathsf{WB}$$

4. ADL

$$\mathsf{IF} \to \mathsf{ID} \to \mathsf{RR} \to \mathsf{EX} \to \mathsf{WB}$$

5. ADI

$$\mathsf{IF} \to \mathsf{ID} \to \mathsf{RR} \to \mathsf{EX} \to \mathsf{WB}$$

6. NDU

$$\mathsf{IF} \to \mathsf{ID} \to \mathsf{RR} \to \mathsf{EX} \to \mathsf{WB}$$

7. NDC

$$\mathsf{IF} \to \mathsf{ID} \to \mathsf{RR} \to \mathsf{EX} \to \mathsf{WB}$$

8. NDZ

$$\mathsf{IF} \to \mathsf{ID} \to \mathsf{RR} \to \mathsf{EX} \to \mathsf{WB}$$

9. LHI

$$\mathsf{IF} \to \mathsf{ID} \ \to \mathsf{WB}$$

10. LW

$$\mathsf{IF} \to \mathsf{ID} \to \mathsf{RR} \to \mathsf{EX} \ \to \mathsf{Mem} \to \mathsf{WB}$$

11. SW

$$\mathsf{IF} \to \mathsf{ID} \to \mathsf{RR} \to \mathsf{EX} \ \to \mathsf{Mem}$$

#### 12. LM

LM is a special instruction doing LW multiple times. In this, instruction fetch stage is disabled for a few number of cycles (8)

$$IF \rightarrow (ID \rightarrow RR \rightarrow EX \rightarrow Mem \rightarrow WB)_8$$

#### 13. SM

SM is a special instruction doing SW multiple times. In this, instruction fetch stage is disabled for a few number of cycles (8)

$$IF \rightarrow (ID \rightarrow RR \rightarrow EX \rightarrow Mem)_8$$

#### 14. BEQ

$$IF \to ID \to RR \to EX$$

#### 15. JAL

$$\mathsf{IF} \to \mathsf{ID} \to \mathsf{WB}$$

#### 16. JLR

$$\mathsf{IF} \to \mathsf{ID} \to \mathsf{RR} \to \mathsf{WB}$$

#### 17. JRI

$$\mathsf{IF} \to \mathsf{ID} \to \mathsf{RR} \to \mathsf{Ex} \to \mathsf{Mem} \to \mathsf{WB}$$

## **DATAPATH**

